aboutsummaryrefslogtreecommitdiffstats
path: root/cad/gplcver
Commit message (Collapse)AuthorAgeFilesLines
* - Reassign to portstabthorpe2008-10-271-1/+1
|
* - change maintainer address on ports I maintaintabthorpe2007-08-231-1/+1
| | | | Approved by: clsung (mentor)
* 'actually' pass maintainershipijliao2007-07-211-1/+1
|
* upgrade to 2.12.aijliao2007-07-212-4/+4
| | | | | | | pass maintainership to submitter PR: 114768 Submitted by: Thomas Abthorpe <thomas@goodking.ca>
* - maintainer is a committerclsung2006-08-031-1/+1
|
* Fix build on sparcarved2006-01-206-4/+54
|
* BROKEN on sparc64: Does not compilekris2006-01-201-1/+7
|
* Fix maintainership (set to submitter)edwin2006-01-041-1/+1
|
* [NEW PORT] cad/gplcver: A Verilog HDL simulatoredwin2005-12-293-0/+49
GPL Cver is a full 1995 P1364 Verilog standard HDL simulator. It also implements some of the 2001 P1364 standard features including all three PLI interfaces (tf_, acc_ and vpi_) as defined in the 2001 Language Reference Manual (LRM). Verilog is the name for both a language for describing electronic hardware called a hardware description language (HDL) and the name of the program that simulates HDL circuit descriptions to verify that described circuits will function correctly when the are constructed. Verilog is used only for describing digital logic circuits. Other HDLs such as Spice are used for describing analog circuits. There is an IEEE standard named P1364 that standardizes the Verilog HDL and the behavior of Verilog simulators. Verilog is officially defined in the IEEE P1364 Language Reference Manual (LRM) that can be purchased from IEEE. There are many good books for learning that teach the Verilog HDL and/or that teach digital circuit design using Verilog. WWW: http://www.pragmatic-c.com/gpl-cver/ PR: ports/80968 Submitted by: Ying-Chieh Liao <ijliao@csie.nctu.edu.tw>