aboutsummaryrefslogtreecommitdiffstats
path: root/cad/iverilog/Makefile
blob: 2f4fe2e4635f79f76c9c9101909bf1bf329d9620 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
# ex:ts=8
# New ports collection makefile for:    iverilog
# Date created:     Feb 13, 2001
# Whom:         Ying-Chieh Liao <ijliao@FreeBSD.org>
#
# $FreeBSD$
#

PORTNAME=   iverilog
PORTVERSION=    0.7.20040220
CATEGORIES= cad
MASTER_SITES=   ftp://icarus.com/pub/eda/verilog/snapshots/
DISTNAME=   verilog-20040220

MAINTAINER= watchman@ludd.luth.se
COMMENT=    A Verilog simulation and synthesis tool

USE_BISON=  yes
USE_GMAKE=  yes
GNU_CONFIGURE=  yes

MAN1=       iverilog-vpi.1 iverilog.1 vvp.1 iverilog-fpga.1

.include <bsd.port.mk>